Jump to content

Senior 3D-IC Design Methodology Engineer - USA - OR - Hillsboro

1 day ago


 Share

Job Opportunity Details

Type

Full Time

Salary

Not Telling

Work from home

No

Weekly Working Hours

Not Telling

Positions

Not Telling

Working Location

USA - OR - Hillsboro, United States   [ View map ]

Job Details:

Job Description: 

The Group:

Intel's Advanced Design (AD) team resides within the Design Enablement (DE) organization, which collaborates closely with our partners in process technology, IP, and products spanning client/server and networking products. The primary focus of AD is to guide process technology definition, and design prototypes in Intel's latest process technology, supporting Intel's internal and external design customers.

The future of Moore's Law: 3D-IC :


https://www.intel.com/content/www/us/en/newsroom/opinion/moore-law-now-and-in-the-future.html
https://www.zdnet.com/paid-content/article/moores-law-under-the-microscope-intel-advances-transistor-technology/
https://www.tomshardware.com/news/intel-teases-falcon-shores-xpu

The Role:

The Design Technology Pathfinding (DTP) organization in Design Enabling (DE) is chartered to identify and drive key strategic initiatives in the pathfinding of future technologies, as a holistic Design co-optimization across the Product stack from System architecture to silicon as we extend DTCO to STCO (System Technology Co-Optimization). The job requires partnering and leveraging domain experts across Intel and the EDA Eco-System

Your responsibilities may include, but not be limited to:


- Innovate on 3D-IC Heterogenous integration as a holistic co-optimization from System to Silicon in partnership with domain experts, extending DTCO to STCO (System Technology Co-Optimization).
- Establish 3D-IC prototypes across market segments. Collaboration with Product teams to identify critical product characteristics and target setting requirements.
- Engage with EDA providers on pathfinding of 3D-IC EDA feature requirements and 3D-IC design methodology.
- Circuit Design analysis and design optimization of 3D advanced silicon/package technology features to enable strong product differentiation
- Design analysis and optimization for 3D-IC Advanced Silicon and Packaging technology definition and certification.
- 3D-IC Test Chips validation of 3D-IC technology platforms and design methodology

&anchor=DesignEnablement

Qualifications:

You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications:


Candidate must possess a MS degree with 4+ years of experience or PhD degree with 2+ years of experience in Electrical Engineering or Computer Engineering and or related field.

Direct experience in the following areas:


- Expert on establishing Static Timing Analysis (STA) methodology and signoff including variation analysis.
- Experience driving digital design flows and EDA vendor engagement.
- Experience with Testchip designs and/or Product designs.
- Multiple clock domain and Low Power Design.
- Scripting skills using a programming language such as Python, TCL

Preferred Qualifications:

4+ years of experience in the following:


- Physical Design Methodologies for optimal Performance Power Area Cost (PPAC) in advanced technologies.
- Experience with ARM-based system PPA optimization
3D Silicon and 3D Packaging technologies.
- Reference designs and TFM for STCO/3D-IC.
- Circuit design, Standard Cell Library and Memory Architectures.
- Power Management Design Methodology and Power Distribution Network (PDN), IR/EM, Thermals.

          

Job Type:

Experienced Hire

Shift:

Shift 1 (United States of America)

Primary Location: 

US, Oregon, Hillsboro

Additional Locations:

US, California, Santa Clara

Business group:

As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support.  Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.  Find more information about all of our Amazing Benefits here:  https://www.intel.com/content/www/us/en/jobs/benefits.html


Annual Salary Range for jobs which could be performed in

US, California:$144,501.00-$217,311.00

Salary range dependent on a number of factors including location and experience.

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.


More Information

Application Details

  • Organization Details
    100 Intel Corporation
 Share


User Feedback

Recommended Comments

There are no comments to display.

Join the conversation

You are posting as a guest. If you have an account, sign in now to post with your account.
Note: Your post will require moderator approval before it will be visible.

Guest
Add a comment...

×   Pasted as rich text.   Paste as plain text instead

  Only 75 emoji are allowed.

×   Your link has been automatically embedded.   Display as a link instead

×   Your previous content has been restored.   Clear editor

×   You cannot paste images directly. Upload or insert images from URL.

Loading...
×
×
  • Create New...